Search the Community

Showing results for tags 'io standards'.



More search options

  • Search By Tags

    Type tags separated by commas.
  • Search By Author

Content Type


Forums

  • News
    • New Users Introduction
    • Announcements
  • Digilent Technical Forums
    • FPGA
    • Digilent Microcontroller Boards
    • Non-Digilent Microcontrollers
    • Add-on Boards
    • Scopes & Instruments
    • LabVIEW
    • FRC
    • Other
  • General Discussion
    • Project Vault
    • Learn
    • Suggestions & Feedback
    • Buy, Sell, Trade
    • Sales Questions
    • Off Topic
    • Educators
    • Technical Based Off-Topic Discussions

Find results in...

Find results that contain...


Date Created

  • Start

    End


Last Updated

  • Start

    End


Filter by number of...

Joined

  • Start

    End


Group


AIM


MSN


Website URL


ICQ


Yahoo


Jabber


Skype


Location


Interests

Found 1 result

  1. Hello Digilent community, My name is Lakshmi Morla and I am a student from India ,I have purchased Genesys 2 board for my research project, In regard to that i wanted to use it with matlab, where i need to prepare it for FPGA in loop. For custom board preparation i require to know regarding IO Standards of the board. Genesys2 board constrain file provides that clock is differential with LVDT IO Standard were as genesys2 board file part0_pins.xml shows that they are TMDS_33 IO Standard, and ethernet pin Mdio has LVCMOS15 (I.E=1.5V) which is not supported with LVDS type clock having 1.8v,TMDS_33 cannot be used as differetial clock( this message generated by vivado ), Please clarify on this regard of Io standards and provide ethernet Phyaddreres. Reference manual provides contradictory Io pins of Ethernet and other ports which among these files are correct. please help me and I am a novice in this regard. With Regard, Morla Lakshmi